Author of the publication

An 8-11 Gb/s Reference-Less Bang-Bang CDR Enabled by "Phase Reset".

, , , , and . IEEE Trans. on Circuits and Systems, 61-I (7): 2129-2138 (2014)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

No persons found for author name Tamura, Hirotaka
add a person with the name Tamura, Hirotaka
 

Other publications of authors with the same name

A 3 Watt 39.8-44.6 Gb/s Dual-Mode SFI5.2 SerDes Chip Set in 65 nm CMOS., , , , , , , , , and 13 other author(s). J. Solid-State Circuits, 45 (10): 2016-2029 (2010)22.7 4×25.78Gb/s retimer ICs for optical links in 0.13μm SiGe BiCMOS., , , , , , , , and . ISSCC, page 1-3. IEEE, (2015)A 5Gb/s Transmitter with Reflection Cancellation for Backplane Transceivers., , , , and . CICC, page 413-416. IEEE, (2006)A 40-44 Gb/s 3 × Oversampling CMOS CDR/1: 16 DEMUX., , , , , , , , , and . J. Solid-State Circuits, 42 (12): 2726-2735 (2007)Loop Gain Adaptation for Optimum Jitter Tolerance in Digital CDRs., , , , and . J. Solid-State Circuits, 53 (9): 2696-2708 (2018)Split Capacitor DAC Mismatch Calibration in Successive Approximation ADC., , , , , , , , , and 2 other author(s). IEICE Transactions, 93-C (3): 295-302 (2010)A Reference-Less Single-Loop Half-Rate Binary CDR., , , and . J. Solid-State Circuits, 50 (9): 2037-2047 (2015)A 32 Gb/s Data-Interpolator Receiver With Two-Tap DFE Fabricated With 28-nm CMOS Process., , , , , , , , , and 1 other author(s). J. Solid-State Circuits, 48 (12): 3258-3267 (2013)Design metrics for blind ADC-based wireline receivers., and . CICC, page 1-8. IEEE, (2013)A 5Gb/s adaptive DFE for 2x blind ADC-based CDR in 65nm CMOS., , , and . ISSCC, page 436-438. IEEE, (2011)