Autor der Publikation

Obstacle-Avoiding Free-Assignment Routing for Flip-Chip Designs.

, , , , , , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 33 (2): 224-236 (2014)

Bitte wählen Sie eine Person um die Publikation zuzuordnen

Um zwischen Personen mit demselben Namen zu unterscheiden, wird der akademische Grad und der Titel einer wichtigen Publikation angezeigt. Zudem lassen sich über den Button neben dem Namen einige der Person bereits zugeordnete Publikationen anzeigen.

 

Weitere Publikationen von Autoren mit dem selben Namen

Global Interconnect Planning., , und . Handbook of Algorithms for Physical Design Automation, Auerbach Publications, (2008)Guest Editorial., und . IEEE Trans. on CAD of Integrated Circuits and Systems, 30 (2): 165-166 (2011)TRECO: Dynamic Technology Remapping for Timing Engineering Change Orders., , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 31 (11): 1723-1733 (2012)ECO Optimization Using Metal-Configurable Gate-Array Spare Cells., , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 32 (11): 1722-1733 (2013)Multilayer Global Routing With Via and Wire Capacity Considerations., , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 29 (5): 685-696 (2010)Escape Routing for Staggered-Pin-Array PCBs., , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 32 (9): 1347-1356 (2013)Pulsed-Latch Aware Placement for Timing-Integrity Optimization., , , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 30 (12): 1856-1869 (2011)Multilevel Full-Chip Gridless Routing With Applications to Optical-Proximity Correction., und . IEEE Trans. on CAD of Integrated Circuits and Systems, 26 (6): 1041-1053 (2007)Voltage-Drop Aware Analytical Placement by Global Power Spreading for Mixed-Size Circuit Designs., , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 30 (11): 1649-1662 (2011)TSV-Aware Analytical Placement for 3-D IC Designs Based on a Novel Weighted-Average Wirelength Model., , und . IEEE Trans. on CAD of Integrated Circuits and Systems, 32 (4): 497-509 (2013)