Author of the publication

An integrated tool flow to realize runtime-reconfigurable applications on a new class of partial multi-context FPGAs.

, , , , and . FPL, page 92-98. IEEE, (2009)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Co-Design of Massively Parallel Embedded Processor Architectures., , , , , , , , , and 2 other author(s). ReCoSoC, page 27-34. Univ. Montpellier II, (2005)Optimized Data-Reuse in Processor Arrays., and . ASAP, page 315-325. IEEE Computer Society, (2004)Determination of the Processor Functionality in the Design of Processor Arrays., and . ASAP, page 199-208. IEEE Computer Society, (1997)Derivation of Packing Instructions for Exploiting Sub-Word Parallelism., , and . PARELEC, page 167-172. IEEE Computer Society, (2006)Hierarchical algorithm partitioning at system level for an improved utilization of memory structures., and . IEEE Trans. on CAD of Integrated Circuits and Systems, 18 (1): 14-24 (1999)An integrated tool flow to realize runtime-reconfigurable applications on a new class of partial multi-context FPGAs., , , , and . FPL, page 92-98. IEEE, (2009)Co-Design of Massively Parallel Embedded Processor Architectures., , , , , , , , , and 2 other author(s). ReCoSoC, page 27-34. Univ. Montpellier II, (2005)A Cost Model for Partial Dynamic Reconfiguration., and . Trans. HiPEAC, (2011)Optimization of the Background Memory Utilization by Partitioning., and . ISSS, page 82-89. ACM / IEEE Computer Society, (1997)An Architecture Description Language for Massively Parallel Processor Architectures., , , , , and . MBMV, page 11-20. Fraunhofer Institut für Integrierte Schaltungen, (2006)