Author of the publication

Neurophysics-inspired parallel architecture with resistive crosspoint array for dictionary learning.

, , , , , , , , , and . BioCAS, page 536-539. IEEE, (2014)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Optimizing the Convolution Operation to Accelerate Deep Neural Networks on FPGA., , , and . IEEE Trans. VLSI Syst., 26 (7): 1354-1367 (2018)In situ delay-slack monitor for high-performance processors using an all-digital self-calibrating 5ps resolution time-to-digital converter., , , , , , and . ISSCC, page 188-189. IEEE, (2010)A Real-Time 17-Scale Object Detection Accelerator With Adaptive 2000-Stage Classification in 65 nm CMOS., , , , , , and . IEEE Trans. on Circuits and Systems, 66-I (10): 3843-3853 (2019)Fully-integrated switched-capacitor voltage regulator with on-chip current-sensing and workload optimization in 32nm SOI CMOS., , , , and . ISLPED, page 140-145. IEEE, (2015)A 8.93-TOPS/W LSTM Recurrent Neural Network Accelerator Featuring Hierarchical Coarse-Grain Sparsity With All Parameters Stored On-Chip., , , and . ESSCIRC, page 119-122. IEEE, (2019)A Fixed-Point Neural Network Architecture for Speech Applications on Resource Constrained Hardware., , , , , , , and . Signal Processing Systems, 90 (5): 727-741 (2018)Process Scalability of Pulse-Based Circuits for Analog Image Convolution., , , , , , , , , and 3 other author(s). IEEE Trans. on Circuits and Systems, 65-I (9): 2929-2938 (2018)Bi-Level Rare Temporal Pattern Detection., , , and . ICDM, page 719-728. IEEE Computer Society, (2016)A Parallel RRAM Synaptic Array Architecture for Energy-Efficient Recurrent Neural Networks., , , , and . SiPS, page 13-18. IEEE, (2018)XNOR-RRAM: A scalable and parallel resistive synaptic architecture for binary neural networks., , , , , and . DATE, page 1423-1428. IEEE, (2018)