Author of the publication

A regularized on-line sequential extreme learning machine with forgetting property for fast dynamic hysteresis modeling.

, , , , , , , , , and . IROS, page 383-388. IEEE, (2017)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Reinventing Memory System Design for Many-Accelerator Architecture., , , and . J. Comput. Sci. Technol., 29 (2): 273-280 (2014)Abstraction-Guided Simulation Using Markov Analysis for Functional Verification., , , , , and . IEEE Trans. on CAD of Integrated Circuits and Systems, 35 (2): 285-297 (2016)Response Compaction for Test Time and Test Pins Reduction Based on Advanced Convolutional Codes., , , , and . DFT, page 298-305. IEEE Computer Society, (2004)Enabling Near-Threshold Voltage(NTV) operation in Multi-VDD cache for power reduction., , , and . ISCAS, page 337-340. IEEE, (2013)Enhanced LCCG: A novel test clock generation scheme for faster-than-at-speed delay testing., , , , and . ASP-DAC, page 514-519. IEEE, (2015)A unified test architecture for on-line and off-line delay fault detections., , and . VTS, page 272-277. IEEE Computer Society, (2011)Fast path selection for testing of small delay defects considering path correlations., , , and . VTS, page 3-8. IEEE Computer Society, (2010)Retraining-based timing error mitigation for hardware neural networks., , , , , , , , , and 1 other author(s). DATE, page 593-596. ACM, (2015)Temperature-aware software-based self-testing for delay faults., , , , and . DATE, page 423-428. ACM, (2015)Non-robust Test Generation for Crosstalk-Induced Delay Faults., , , and . Asian Test Symposium, page 120-125. IEEE Computer Society, (2005)