Author of the publication

Ultra-Lightweight 548-1080 Gate 166Gbps/W-12.6Tbps/W SIMON 32/64 Cipher Accelerators for IoT in 14nm Tri-gate CMOS.

, , , , , , , and . A-SSCC, page 1-4. IEEE, (2018)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Designing leakage tolerant, low power wide-OR dominos for sub-130nm CMOS technologies., , and . Microelectronics Journal, 36 (9): 801-809 (2005)A Low-swing Signaling Circuit Technique for 65nm On-chip Interconnects., , , , and . SoCC, page 289-292. IEEE, (2006)Self Calibrating Circuit Design for Variation Tolerant VLSI Systems., , , , and . IOLTS, page 100-105. IEEE Computer Society, (2005)A 280mV 3.1pJ/code Huffman Decoder for DEFLATE Decompression Featuring Opportunistic Code Skip and 3-way Symbol Generation in 14nm Tri-gate CMOS., , , , , , , , , and . A-SSCC, page 263-266. IEEE, (2018)A 2.1GHz 6.5mW 64-bit Unified PopCount/BitScan Datapath Unit for 65nm High-Performance Microprocessor Execution Cores., , , , and . VLSI Design, page 273-278. IEEE Computer Society, (2008)High-performance energy-efficient memory circuit technologies for sub-45nm technologies., and . SoCC, page 322. IEEE, (2006)Comparison of high-performance VLSI adders in the energy-delay space., , , , and . IEEE Trans. Very Large Scale Integr. Syst., 13 (6): 754-758 (2005)Design and analysis of spatial encoding circuits for peak power reduction in on-chip buses., , , and . IEEE Trans. Very Large Scale Integr. Syst., 13 (11): 1225-1238 (2005)High-performance energy-efficient encryption in the sub-45nm CMOS Era., , and . DAC, page 332. ACM, (2011)A 4.1Tb/s bisection-bandwidth 560Gb/s/W streaming circuit-switched 8×8 mesh network-on-chip in 45nm CMOS., , , , , , , and . ISSCC, page 110-111. IEEE, (2010)