Author of the publication

DL-RSIM: a simulation framework to enable reliable ReRAM-based accelerators for deep learning.

, , , , , , , , , and . ICCAD, page 31. ACM, (2018)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Memory Latency Reduction via Thread Throttling., , , and . MICRO, page 53-64. IEEE Computer Society, (2010)LAP: Loop-Block Aware Inclusion Properties for Energy-Efficient Asymmetric Last Level Caches., , , , , , and . ISCA, page 103-114. IEEE Computer Society, (2016)EECache: exploiting design choices in energy-efficient last-level caches for chip multiprocessors., , , , , , , and . ISLPED, page 303-306. ACM, (2014)Improving GPGPU Performance via Cache Locality Aware Thread Block Scheduling., , , and . IEEE Comput. Archit. Lett., 16 (2): 127-131 (2017)EECache: A Comprehensive Study on the Architectural Design for Energy-Efficient Last-Level Caches in Chip Multiprocessors., , , , , , , and . TACO, 12 (2): 17:1-17:22 (2015)Adaptive Burst-Writes (ABW): Memory Requests Scheduling to Reduce Write-Induced Interference., , and . ACM Trans. Design Autom. Electr. Syst., 21 (1): 7:1-7:26 (2015)Sparse ReRAM engine: joint exploration of activation and weight sparsity in compressed neural networks., , , , , , and . ISCA, page 236-249. ACM, (2019)Core vs. uncore: the heart of darkness., , , , , and . DAC, page 121:1-121:6. ACM, (2015)TAP: Reducing the Energy of Asymmetric Hybrid Last-Level Cache via Thrashing Aware Placement and Migration., , , and . IEEE Trans. Computers, 68 (12): 1704-1719 (2019)LIRS: Enabling efficient machine learning on NVM-based storage via a lightweight implementation of random shuffling., , and . CoRR, (2018)