Author of the publication

MoCHA: a Bi-Predictive Motion Compensation Hardware for H.264/AVC Decoder Targeting HDTV.

, , , and . ISCAS, page 1617-1620. IEEE, (2007)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

No persons found for author name Azevedo, Arnaldo
add a person with the name Azevedo, Arnaldo
 

Other publications of authors with the same name

A Multidimensional Software Cache for Scratchpad-Based Systems., and . IJERTCS, 1 (4): 1-20 (2010)Virtual execution platforms for mixed-time-criticality systems: the CompSOC architecture and design flow., , , , , , , , , and 2 other author(s). SIGBED Review, 10 (3): 23-34 (2013)When reconfigurable architecture meets network-on-chip., , and . SBCCI, page 216-221. ACM, (2004)Scalability of Macroblock-level Parallelism for H.264 Decoding., , , , , and . ICPADS, page 236-243. IEEE Computer Society, (2009)MoCHA: a Bi-Predictive Motion Compensation Hardware for H.264/AVC Decoder Targeting HDTV., , , and . ISCAS, page 1617-1620. IEEE, (2007)Accelerating a Multiprocessor Reconfigurable Architecture with Pipelined VLIW Units., , , and . IEEE International Workshop on Rapid System Prototyping, page 255-257. IEEE Computer Society, (2005)X4CP32: A New Parallel/Reconfigurable General-Purpose Processor., , and . SBAC-PAD, page 260-268. IEEE Computer Society, (2003)Analysis of video filtering on the cell processor., , , , and . ISCAS, page 488-491. IEEE, (2008)The SARC Architecture., , , , , , , , , and . IEEE Micro, 30 (5): 16-29 (2010)A reduced memory bandwidth and high throughput HDTV motion compensation decoder for H.264/AVC High 4: 2: 2 profile., , , , , and . J. Real-Time Image Processing, 8 (1): 127-140 (2013)