Author of the publication

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

No persons found for author name Egawa, Ryusuke
add a person with the name Egawa, Ryusuke
 

Other publications of authors with the same name

Scaling Up Of Wave Pipelines., , , and . VLSI Design, page 439-445. IEEE Computer Society, (2001)A Utility-Based Double Auction Mechanism for Efficient Grid Resource Allocation., , , and . ISPA, page 252-260. IEEE Computer Society, (2008)A Load-Forwarding Mechanism for the Vector Architecture in Multimedia Applications., , , and . DSD, page 412-415. IEEE Computer Society, (2010)A middle-grain circuit partitioning strategy for 3-D integrated floating-point multipliers., , , , and . 3DIC, page 1-6. IEEE, (2011)Cache partitioning strategies for 3-D stacked vector processors., , , and . 3DIC, page 1-6. IEEE, (2010)A Capacity-Aware Thread Scheduling Method Combined with Cache Partitioning to Reduce Inter-Thread Cache Conflicts., , , and . IEICE Transactions, 96-D (9): 2047-2054 (2013)An Adjacent-Line-Merging Writeback Scheme for STT-RAM-Based Last-Level Caches., , , , and . IEEE Trans. Multi-Scale Computing Systems, 4 (4): 593-604 (2018)A Majority-Based Control Scheme for Way-Adaptable Caches., , , and . Facing the Multicore-Challenge, volume 6310 of Lecture Notes in Computer Science, page 16-28. Springer, (2010)Vertically integrated processor and memory module design for vector supercomputers., , , and . 3DIC, page 1-6. IEEE, (2013)An energy-efficient dynamic memory address mapping mechanism., , , , , and . COOL Chips, page 1-3. IEEE Computer Society, (2015)