Author of the publication

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

No persons found for author name Harigai, Naohiro
add a person with the name Harigai, Naohiro
 

Other publications of authors with the same name

A CMOS PWM Transceiver Using Self-Referenced Edge Detection., , , , , , and . IEEE Trans. VLSI Syst., 23 (6): 1145-1149 (2015)A low-offset cascaded time amplifier with reconfigurable inter-stage connection., , , and . IEICE Electronic Express, 11 (10): 20140203 (2014)A Feed-Forward Time Amplifier Using a Phase Detector and Variable Delay Lines., , , and . IEICE Transactions, 96-C (6): 920-922 (2013)Design methodology for determining the number of stages in a cascaded time amplifier to minimize area consumption., , and . IEICE Electronic Express, 10 (11): 20130289 (2013)CMOS Circuits to Measure Timing Jitter Using a Self-Referenced Clock and a Cascaded Time Difference Amplifier With Duty-Cycle Compensation., , , , and . J. Solid-State Circuits, 47 (11): 2701-2710 (2012)Design of a clock jitter reduction circuit using gated phase blending between self-delayed clock edges., , , , , , , and . ASP-DAC, page 103-104. IEEE, (2013)A clock jitter reduction circuit using gated phase blending between self-delayed clock edges., , , , , , , and . VLSIC, page 142-143. IEEE, (2012)A reference-free on-chip timing jitter measurement circuit using self-referenced clock and a cascaded time difference amplifier in 65nm CMOS., , , , , and . ASP-DAC, page 553-554. IEEE, (2012)