Author of the publication

A full current-mode sense amplifier for low-power SRAM applications.

, , , , and . APCCAS, page 1402-1405. IEEE, (2008)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

Design and array implementation a cantilever-based non-volatile memory utilizing vibrational reset., , , , , and . ESSDERC, page 284-287. IEEE, (2013)An 8T SRAM cell with column-based dynamic supply voltage for bit-interleaving., , , , and . APCCAS, page 704-707. IEEE, (2010)An Area-Efficient 128-Channel Spike Sorting Processor for Real-Time Neural Recording With 0.175µW/Channel in 65-nm CMOS., , , , and . IEEE Trans. VLSI Syst., 27 (1): 126-137 (2019)An Exploratory Study on Websites Quality Assessment., , and . ER Workshops, volume 8697 of Lecture Notes in Computer Science, page 170-179. Springer, (2013)Hybrid-Mode SRAM Sense Amplifiers: New Approach on Transistor Sizing., , and . IEEE Trans. on Circuits and Systems, 55-II (10): 986-990 (2008)An 8T Differential SRAM With Improved Noise Margin for Bit-Interleaving in 65 nm CMOS., , , , , and . IEEE Trans. on Circuits and Systems, 58-I (6): 1252-1263 (2011)Criterion to Evaluate Input-Offset Voltage of a Latch-Type Sense Amplifier., , and . IEEE Trans. on Circuits and Systems, 57-I (1): 83-92 (2010)A comparative study of state-of-the-art low-power CAM match-line sense amplifier designs., , , , and . ACM Great Lakes Symposium on VLSI, page 371-374. ACM, (2011)A Backpropagation Extreme Learning Machine Approach to Fast Training Neural Network-Based Side-Channel Attack., , , and . AsianHOST, page 1-6. IEEE, (2021)An improved read/write scheme for anchorless NEMS-CMOS non-volatile memory., , , , , , and . ISCAS, page 1456-1459. IEEE, (2013)