Author of the publication

A simple analog CMOS design tool using transistor dimension-independent parameters.

, , and . ISCAS, page 1067-1070. IEEE, (2013)

Please choose a person to relate this publication to

To differ between persons with the same name, the academic degree and the title of an important publication will be displayed. You can also use the button next to the name to display some publications already assigned to the person.

 

Other publications of authors with the same name

A 0.35-V bulk-driven self-biased OTA with rail-to-rail input range in 65 nm CMOS., , , and . ISCAS, page 257-260. IEEE, (2015)A 0.6V-supply bandgap reference in 65 nm CMOS., , , and . NEWCAS, page 1-4. IEEE, (2015)Analytical comparison between passive loop filter topologies for frequency synthesizer PLLs., , and . NEWCAS, page 1-4. IEEE, (2013)An Ultra-Low-Voltage CMOS Process-Insensitive Self-Biased OTA With Rail-to-Rail Input Range., , , and . IEEE Trans. on Circuits and Systems, 62-I (10): 2380-2390 (2015)Direct residue-to-analog conversion scheme based on Chinese Remainder Theorem., , and . ICECS, page 687-690. IEEE, (2010)A Top-Down Design Methodology Encompassing Components Variations Due to Wide-Range Operation in Frequency Synthesizer PLLs., , , , and . IEEE Trans. VLSI Syst., 24 (6): 2050-2061 (2016)A 0.55-V 1-GHz frequency synthesizer PLL for ultra-low-voltage ultra-low-power applications., , , and . LASCAS, page 1-4. IEEE, (2015)A simple analog CMOS design tool using transistor dimension-independent parameters., , and . ISCAS, page 1067-1070. IEEE, (2013)Optimization of LC-VCO tuning range under different inductor/varactor losses limitations., , , and . CCECE, page 1-5. IEEE, (2014)