@dblp

A 12-bit 1.6 GS/s interleaved SAR ADC with dual reference shifting and interpolation achieving 17.8 fJ/conv-step in 65nm CMOS.

, , , and . VLSI Circuits, page 1-2. IEEE, (2016)

Links and resources

Tags